Skip navigation
Run Run Shaw Library City University of Hong KongRun Run Shaw Library

Please use this identifier to cite or link to this item: http://dspace.cityu.edu.hk/handle/2031/9465
Full metadata record
DC FieldValueLanguage
dc.contributor.authorZhao, Yifeien_US
dc.date.accessioned2021-11-16T08:46:05Z-
dc.date.available2021-11-16T08:46:05Z-
dc.date.issued2021en_US
dc.identifier.other2021eezy986en_US
dc.identifier.urihttp://dspace.cityu.edu.hk/handle/2031/9465-
dc.description.abstractSecure processor has become an essential component of modern information security, is an important way to solve the security threats, risks and vulnerabilities of information systems. A cryptographic-hardware-based secure processor is a trusted platform that can resist malicious attacks from either software or hardware. As a cryptographic primitive, Advanced Encryption Standard (AES) is the most commonly used cryptographic standard in the 21st century, with the advantages of high efficiency, stability and flexibility. This final year project designs a lightweight secure processor model based on a top-down AES Intellectual Property (IP) core design and implementation, and verification on FPGA. Initially, a top-down block diagram of the hardware AES core is proposed based on algorithm research and validation. Then the work is implemented and verified in Register Transfer Level (RTL) design using Verilog Hardware Description Language (HDL), which supports both 128-bit and 256-bit key schemes. Then, the Look-Up Table (LUT) area is further reduced by adopting distributed RAM. Electronic Codebook (ECB) mode and 32-bit pipelined wrapper are adopted in the design. Finally, an AES-128-key version of the design, with 1950 Slice LUTs, 52-cycle-encryption and 80-cycle-computation in the 32-bit pipeline, is adopted as a primitive crypto IP in a secure RISC-V platform on IoT device. Moreover, it also can be instantiated into a RISC-V core PULPino independently and implemented on ZedBoard. The main advantages of this design are low resource utilization, low power consumption and high efficiency.en_US
dc.rightsThis work is protected by copyright. Reproduction or distribution of the work in any format is prohibited without written permission of the copyright owner.en_US
dc.rightsAccess is restricted to CityU users.en_US
dc.titleCryptographic Hardware and Secure Processor Designen_US
dc.contributor.departmentDepartment of Electrical Engineeringen_US
dc.description.supervisorSupervisor: Dr. Cheung, Ray C C; Assessor: Dr. Lam, Alan H Fen_US
Appears in Collections:Electrical Engineering - Undergraduate Final Year Projects 

Files in This Item:
File SizeFormat 
fulltext.html147 BHTMLView/Open
Show simple item record


Items in Digital CityU Collections are protected by copyright, with all rights reserved, unless otherwise indicated.

Send feedback to Library Systems
Privacy Policy | Copyright | Disclaimer