Skip navigation
Run Run Shaw Library City University of Hong KongRun Run Shaw Library

Please use this identifier to cite or link to this item: http://dspace.cityu.edu.hk/handle/2031/5608
Full metadata record
DC FieldValueLanguage
dc.contributor.authorSo, Kai Hongen_US
dc.date.accessioned2010-02-10T06:12:43Z
dc.date.accessioned2017-09-19T09:11:03Z
dc.date.accessioned2019-02-12T07:28:12Z-
dc.date.available2010-02-10T06:12:43Z
dc.date.available2017-09-19T09:11:03Z
dc.date.available2019-02-12T07:28:12Z-
dc.date.issued2009en_US
dc.identifier.other2009eeskh873en_US
dc.identifier.urihttp://144.214.8.231/handle/2031/5608-
dc.description.abstractThe goal of the task 1 of the project is to implement the adaptive decimation encoder on Xilinx Virtex II Pro FPGA. It is required that the transmission of the image is low-bit rate and the compression rate is high. Also, It is required that the encoder is real time operation. It is most important that logic gate should be as small as possible. In order to achieve the requirement of the image processing, the technique of the Adaptive decimation scheme can be applied. The scheme can be applied to the low cost of video production such as Integration of RFID and Video surveillance. The goal of the task 2 of the project is to implement Hardware basic blocks (ADC), (SRAM) and (SRAM Control). This basic block can be provided for further use. For example, the scrambling core would be implemented by these basic blocks. In this project, we would design two tasks to implement image processing based on FPGA. Task A is Adaptive Decimation Encoder detailed in Part I of the report. Task B is hardware implementation to build basic block detailed in Part II of the report.en_US
dc.rightsThis work is protected by copyright. Reproduction or distribution of the work in any format is prohibited without written permission of the copyright owner.en_US
dc.rightsAccess is restricted to CityU users.en_US
dc.titleA FPGA based image processing module Ien_US
dc.contributor.departmentDepartment of Electronic Engineeringen_US
dc.description.supervisorSupervisor: Dr. Tsang, Peter W M., Assessor: Prof. Yan, Hongen_US
Appears in Collections:Electrical Engineering - Undergraduate Final Year Projects 

Files in This Item:
File SizeFormat 
fulltext.html146 BHTMLView/Open
Show simple item record


Items in Digital CityU Collections are protected by copyright, with all rights reserved, unless otherwise indicated.

Send feedback to Library Systems
Privacy Policy | Copyright | Disclaimer