Please use this identifier to cite or link to this item:
http://dspace.cityu.edu.hk/handle/2031/5333
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Siu, Sik Lam | en_US |
dc.date.accessioned | 2008-12-10T01:24:01Z | |
dc.date.accessioned | 2017-09-19T09:11:06Z | |
dc.date.accessioned | 2019-02-12T07:28:16Z | - |
dc.date.available | 2008-12-10T01:24:01Z | |
dc.date.available | 2017-09-19T09:11:06Z | |
dc.date.available | 2019-02-12T07:28:16Z | - |
dc.date.issued | 2008 | en_US |
dc.identifier.other | 2008eessl991 | en_US |
dc.identifier.uri | http://144.214.8.231/handle/2031/5333 | - |
dc.description.abstract | As the continuous downsizing of MOS transistor to deep submicron range, the transis-tor can achieve shorter channel length. The application of CMOS technology in ra-dio-frequency circuit became popular used in recent years because of low production cost, low power consumption and higher integration. This project aims to develop a compact SPICE circuit model for nanoscale CMOS transistor operated at radio fre-quency. The results will be applied in radio-frequency integrated-circuit (RFIC) de-sign. Based on the physical model derived analytically, the intrinsic capacitance, channel resistance, and gate resistance were determined from the s-parameters measured on RFMOS transistors with channel length 90nm, 100nm and 110nm at different num-bers of gate-fingers. Good agreement between simulated circuit model and experimental data was obtained for transistors operated at frequency ranging 9.5GHz to 40GHz and gate bias in the range of -1.5V to 0.75V. | en_US |
dc.rights | This work is protected by copyright. Reproduction or distribution of the work in any format is prohibited without written permission of the copyright owner. | en_US |
dc.rights | Access is restricted to CityU users. | en_US |
dc.title | Development of SPICE circuit model for RF CMOS transistor | en_US |
dc.contributor.department | Department of Electronic Engineering | en_US |
dc.description.supervisor | Supervisor: Dr. Wong, Hei ; Assessor: Prof. Chiang, K S | en_US |
Appears in Collections: | Electrical Engineering - Undergraduate Final Year Projects |
Files in This Item:
File | Size | Format | |
---|---|---|---|
fulltext.html | 146 B | HTML | View/Open |
Items in Digital CityU Collections are protected by copyright, with all rights reserved, unless otherwise indicated.